

# **COE718: Embedded Systems Design**

# Lecture 11: Embedded Systems - IO, Memory, Interfacing etc

D.W. Lewis, "Fundamentals of Embedded Software", Chapter 8 and 11

**Anita Tino** 









- uP
  - IC which has a CPU inside (cache and support controllers)
  - Don't have RAM, ROM/Flash or other peripherals embedded on the same die
    - External and flexible
  - Referred to as a "computer" on a chip – now considered SoCs
  - Meant for general purpose applications





- uC
  - Designed to perform specific tasks
  - i.e. Takes input, processes it,
     and outputs
    - Same can be argued for a uP
  - Interacts with external world via sensors, and other IOs
  - Consists of RAM, ROM/Flash,
     IO ports and a "processor" on a single chip





#### uP

- Executes unspecific tasks, therefore requires high amount of resources such as RAM, ROM, HDD, IOs as well
- Clock speed 600MHz to 2-3GHz
- Expensive
- Good at computationally intensive tasks

#### uC

- Specific tasks, therefore has the hardware it needs on board
- Clock speed 15-60MHz,
   100-200MHz
- Cheaper
- Good at processing specific applications, esp requiring IOs

Sometimes these lines can get a bit blurry....



VS



Sometimes these lines can get a bit blurry....



VS



16MHz – ATmega328P 1KB EEPROM, 2KB SRAM, 32KB Flash 6 Analog IO, 14 Digital IO, 6 PWM SPI, UART, I2C compatible etc 700MHz ARM11XX (Based on BCM2835 SoC) 512MB RAM, Store – uSD HDMI, USB, Camera slots, Ethernet 8 digital GPIO, No Analog, 1 PWM SPI, UART, I2C compatible



Other solutions depending on your application requirements







- IO devices
  - Let's name a couple...

- Assumption
   — IO devices are much slower when compared to the speed of a CPU
  - Human interaction
  - Sensor data
  - Communication protocols

- IO and uP are separate devices
  - Physically independent
- IO devices process events/stimuli (inputs and outputs) and have data available for processing
  - Not under the control of the CPU
- Therefore, IO and uP need to be synchronized somehow
  - See if data is ready, read data etc

- Things that we must take into consideration:
- Transfer Rate Measure of the no. of bytes/sec transferred between the uP and device
- Latency measure of the delay from the instant the device is ready until the time the 1<sup>st</sup> data byte is transferred
  - Aka response time

- Why is latency important?
  - Latency measure of the delay from the instant the device is ready until the time the 1<sup>st</sup> data byte is transferred



IOs we've used in the lab?



If so, how did we retrieve the data?

#### uP ←→ IO & Data Transfers

- 1. Polling
- 2. Interrupt Driven IO
  - Can be timers or input stimuli
- 3. ??



## Polling

#### Advantages:

- Easiest way to implement data transfers with IO
- Provide good transfer rates

#### Polling

#### Advantages:

- Easiest way to implement data transfers with IO
- Provide good transfer rates

```
int main(){
    while(1){
    x = get_joystick();
    function calls()()
    }
}
```

## Polling

#### Disadvantages:

- Unpredictable response times
  - Can't afford this in real-time
  - Chance that uP may not even check the device for new data when it arrives bc it's busy doing something else

- IO data is transferred and processed in the ISR
- IO data is received in the background
  - Has dedicated hardware that obtains the IO data when ready and places it in a register/buffer
    - Eebot in COE/ELE538
  - ISR reads this data and interprets it (set flags etc)

- Data which comes in more frequently uses buffers (FIFOS)
- IO controller manages the placement of data in the buffer
  - uP/ISR manages reading buffered data and processing (in order)
  - Buffers will have control registers that dictate the status to coordinate between the ISR and device

Keyboard example



-Use APIs, but must call them correctly for functioning





#### Consider the following...

- You have an embedded system that deals with graphics (video stream)
- Or a system that takes pictures with a connected camera which you must store
- Or a general situation where an IO device must transfer and/or store blocks and blocks of data to system memory

Will polling and/or IO driven ISRs work?

#### Consider the following...

- The uP would have to (constantly):
  - Stop what it's doing
  - Transfer data from the IO bus to a buffer/reg
  - Read from the buffer/reg
  - Generate an address to store the data
  - And send the data to memory
- This would likely stall and/or utilize the processor majority of the time while data transfers

#### uP ←→ IO & Data Transfers

- 1. Polling
- 2. Interrupt Driven IO
  - Can be timers or input stimuli

Start

Loop

3. ?? -- what do we do for large data blocks?

High Priority Low Priority

High

Priority

ISR

Button

Pressed?

Low

Priority

**ISR** 

Button

Pressed?

#### uP ←→ IO & Data Transfers

- 1. Polling
- 2. Interrupt Driven IO
  - Can be timers or input stimuli
- 3. Direct Memory Access (DMA)





#### DMA



- Avoids using the uP to transfer data
- DMA engine transfers the IO device data directly to memory without CPU intervention
- CPU can go along doing what it needs to do until the DMA is done
  - processor will more than likely need to process this data at some time

#### DMA



- DMA must therefore generate all the control signal to memory that are necessary to allow the transfers to complete
- Issue need a bus arbiter to decide who gets the bus at what time
  - Since CPU is also exe, should DMA or CPU get bus? Are there multiple IOs which also need the bus?

#### DMA



- DMA is initialized through software to specify the source and destinations of the transfer
  - Also number of bytes to transfer, number of transfers etc
- Once initialized, DMA takes over
- Once DMA has completed, generates an interrupt for the CPU to take over



- To design a system that is robust, we must consider various requirements and limitations of our system and the IO device
  - See if our system can keep up (support the requirements) based on the proposed design

- Consider a system which must read data blocks coming from the RS232 port
- Consider the ARM Cortex-M CPU, running at 50MHz
- Specifications of RS232:
  - Block size = 1B
  - Max rate = 115,200 bits/sec =>  $\sim 10$ KB/sec
- What method should we use? Polling, Interrupts, or DMA?

| TABLE 8-2 Cortex-M3 Instr            | uction Clock C | ycles <sup>a</sup> |
|--------------------------------------|----------------|--------------------|
| Instructions                         |                | Clock Cycles       |
| PUSH, POP, LDM, STM                  |                | 1 + #regs          |
| SDIV, UDIV                           |                | 2-12               |
| SMLAL, UMLAL                         |                | 4-7                |
| SMULL, UMULL                         |                | 3-5                |
| Unconditional branch (B, BL, BX)     |                | 2-4                |
| Conditional branch                   | Successful     | 2-4                |
|                                      | Failed         | 1                  |
| LDRD,STRD                            |                | 3                  |
| ADR, MLA, MLS, & all LDR's and STR's |                | 2                  |
| All other instructions               |                | 1                  |

-Assumes CPU and memory run at the same speed

#### Consider polling:

- Must repeatedly test to see if device is ready
- Unaware of response time
- But once ready, we have a deterministic delay

#### EXPORT rs232Output rs232Output:

LR

Return: BX

```
; R2 contains base address of RS232 device
Repeat: CBZ
               R1.Return
                                 : more data to send?
OutWait: LDR R3, [R2, #0x18]
                                  get status word
         TST
               R3, #0x80
                                 ; TXFE = 1?
               OutWait
                                 : loop until ready
         LDRB R3, [R0], #1
                                 ; get next byte & update pointer
         STR
               R3, [R2]
                                 : send data to device
                                 ; decrement byte count
              R1,R1,#1
                                 ; do it all again
               Repeat
```

: return

: RO contains the parameter 'ptr2data'

: R1 contains the parameter 'bytes'

#### Consider polling:

```
EXPORT rs232Output
rs232Output:
         ; RO contains the parameter 'ptr2data'
         ; R1 contains the parameter 'bytes'
         ; R2 contains base address of RS232 device
Repeat: CBZ
               R1.Return
                          : more data to send?
OutWait: LDR
               R3, [R2, #0x18]
                                : get status word
               R3,#0x80
                                : TXFE = 1?
               OutWait
                                : loop until ready
        LDRB R3, [R0], #1
                              ; get next byte & update pointer
         STR
               R3,[R2]
                                ; send data to device
              R1,R1,#1
                                ; decrement byte count
               Repeat
                                ; do it all again
```

: return

LR

Return:

| TABLE 8-2 Cortex-M3 Instruction Clock Cycles <sup>a</sup> |                      |  |  |
|-----------------------------------------------------------|----------------------|--|--|
| Instructions                                              |                      |  |  |
| PUSH, POP, LDM, STM                                       |                      |  |  |
| SDIV, UDIV                                                |                      |  |  |
| SMLAL, UMLAL                                              |                      |  |  |
| SMULL, UMULL                                              |                      |  |  |
| Unconditional branch (B, BL, BX)                          |                      |  |  |
| Successful                                                | 2-4                  |  |  |
| Failed                                                    | 1                    |  |  |
| LDRD, STRD                                                |                      |  |  |
| ADR, MLA, MLS, & all LDR's and STR's                      |                      |  |  |
| All other instructions                                    |                      |  |  |
|                                                           | Successful<br>Failed |  |  |

Calculations.....
What is the transfer rate (BW) we can achieve?
Can it support RS232?

• Consider Interrupts:

```
Rs232InputHandler:
    ADR RO,rs232InpDataPort ; RO ← rs232 device address
    LDR RO, [RO]
                              ; R0 ← rs232 input data byte
    LDR R2, rs232InputNQIndex ; update enqueue index
    ADD R2.R2.#1
    AND R2,R2,#0x3F
                               ; increment & wrap (0 to 63)
    STR R2, rs232InputNQIndex
                               : R3 ← address of buffer
   LDR R3,rs232InputQueue
    STRB RO, [R3, R2]
                               : store data into buffer
    LDR R2,rs232InputCount
                              ; update #items in queue
    ADD R2.R2.#1
    STR R2.rs232InputCount
                               : return
```

| TABLE 8-2 Cortex-M3 Inst             | ruction Clock C | ycles <sup>a</sup> |
|--------------------------------------|-----------------|--------------------|
| Instructions                         |                 | Clock Cycles       |
| PUSH, POP, LDM, STM                  |                 | 1 + #regs          |
| SDIV, UDIV                           |                 | 2-12               |
| SMLAL, UMLAL                         |                 | 4-7                |
| SMULL, UMULL                         |                 | 3-5                |
| Unconditional branch (B, BL, BX)     |                 | 2-4                |
| Conditional branch                   | Successful      | 2-4                |
|                                      | Failed          | 1                  |
| LDRD, STRD                           |                 | 3                  |
| ADR, MLA, MLS, & all LDR's and STR's |                 | 2                  |
| All other instructions               |                 | 1                  |

Assume tail chaining -> 6 c.c

```
Rs232InputHandler:
     ADR RO,rs232InpDataPort ; RO ← rs232 device address
     LDR RO, [RO]
                              : R0 ← rs232 input data byte
     LDR R2,rs232InputNQIndex ; update enqueue index
     ADD R2.R2.#1
     AND R2, R2, #0x3F
                                ; increment & wrap (0 to 63)
     STR R2, rs232InputNQIndex
LDR R3,rs232InputQueue
                                : R3 ← address of buffer
                                : store data into buffer
     STRB RO, [R3, R2]
     LDR R2,rs232InputCount
                                ; update #items in queue
     ADD R2, R2, #1
     STR R2.rs232InputCount
```

- Gave us less than polling
  - Overhead for interrupt handling costs!

: return

How can we improve this cost?

#### Rs232InputHandler:

```
ADR RO,rs232InpDataPort ; RO ← rs232 device address
     LDR RO, [RO]
                             ; R0 ← rs232 input data byte
     LDR R2, rs232InputNQIndex ; update enqueue index
     ADD R2.R2.#1
     AND R2, R2, #0x3F
                                ; increment & wrap (0 to 63)
     STR R2, rs232InputNQIndex
LDR R3,rs232InputQueue
                                : R3 ← address of buffer
     STRB RO, [R3, R2]
                                : store data into buffer
     LDR R2,rs232InputCount
                                ; update #items in queue
     ADD R2.R2.#1
     STR R2.rs232InputCount
                                : return
```

- Gave us less than polling
  - Overhead for interrupt handling costs!
- How can we improve this cost?
  - Only transferring 1B at a time; why not more?

#### **DMA Method**

- Cost of additional hardware
- Remember that memory, IO and DMA are external to the CPU, so can not consider c.c time directly as in other cases
  - We consider a multiple of CPU's c.c time

#### **DMA Method**

- Assume 32b are transferred / c.c
- Assume we require additional 2-3c.c in comparison to the CPU (i.e. Lower clock rate of IO, memory and DMA)
  - Assume: access/grant and release of bus with additional 2 c.c + 2c.c
  - Conclusion: working at 60ns/c.c with DMA
- Transfer rate?

|                       | Polled Waiting Loop | Interrupt-Driven I/O | Direct Memory Access |  |
|-----------------------|---------------------|----------------------|----------------------|--|
| Maximum transfer rate | ~ 3.6 MB/sec        | $\sim$ 1.7 MB/sec    | ~ 66 MB/sec          |  |
| Best-case latency     | Unpredictable       | 340 nsec             | ~ 60 nsec            |  |
| Hardware cost         | Least               | Low                  | Moderate             |  |
| Software complexity   | Low                 | Moderate             | Moderate             |  |

### Other Communication Protocols

#### **WIRELESS CONNECTIVITY TECHNIQUES**

|                         | Bluetooth                                                                                                                           | ZigBee                                                                                          | Wi-Fi 802.11                                                                                     |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| Data rate               | 1 Mbit/s                                                                                                                            | 20, 40, and 250<br>kbits/s                                                                      | 11 and 54 Mbits/s                                                                                |  |
| Range                   | 10 m                                                                                                                                | 10 to 100 m                                                                                     | Up to 100 m                                                                                      |  |
| Networking<br>topology  | Ad-hoc,<br>small networks                                                                                                           | Ad-hoc, peer to peer, star, or mesh                                                             | Point to hub                                                                                     |  |
| Frequency               | 2.4 GHz                                                                                                                             | 868 MHz (Europe),<br>900 to 928 MHz<br>(North America),<br>2.4GHz(worldwide)                    | 2.4 and 5 GHz                                                                                    |  |
| Power consumption       | Low                                                                                                                                 | Very low                                                                                        | High                                                                                             |  |
| Typical<br>applications | Inter-devicewirelesscon-<br>nectivity, e.g., phones,<br>PDAs, laptops, headsets,<br>cameras, printers, serial<br>cable replacements | Industrial control<br>and monitoring,<br>sensor networks,<br>buildingautomation,<br>toys, games | Wireless local-area<br>network (WLAN)<br>connectivity,<br>broadbandInternet,<br>security cameras |  |

| Standard | Тх Туре      | # Signal<br>Wires | Data Rate &<br>Distance | Hardware \$             | Scalability              | Application<br>Example               |
|----------|--------------|-------------------|-------------------------|-------------------------|--------------------------|--------------------------------------|
| UART     | Asynchronous | 2                 | 20kbps @ 15m            | Medium<br>(transceiver) | Low<br>(point-to-point)  | Diagnostic display                   |
| LIN      | Asynchronous | 2                 | 20kbps @ 40m            | Medium<br>(transcriver) | High<br>(identifier)     | Washing machine<br>subsystem network |
| SPI      | Synchronous  | 4+                | 25Mbps @ 0.1m           | Low                     | Medium<br>(chip selects) | High speed chip to chip<br>link      |
| I2C      | Synchronous  | 2                 | 1Mbps @ 0.5m            | Low (resistors)         | High<br>(identifier)     | System sensor network                |

- -GSM/GPRS (i.e.  $3GSM = 600Kb/s \rightarrow 1.4Mb/s$
- -Ethernet (10Mb/sec)
- -USB2.0 => 480 Mb/s (60MB/s), USB3.0 => 640MB/s (5Gb/s)

### Memory Requirements in ES

 Memory is not usually in abundance in embedded systems... Why?

 How do you measure memory needs of your system?

 If you anticipate incorrectly, what should you consider?

### Memory Requirements in ES

- Take a look at the final project....
  - Cortex-M3 running @ 100MHz
  - 64KB on-chip RAM
  - 512KB on-chip Flash
- Code = ?
- Avg picture size (.c) = ?
- => Take a look at .axf file
  - 498KB

 Important when dealing with interrupts, and/or multiple tasks accessing the same variables and data

const

extern

volatile

static

uint\_t

#### const

- Qualifier which means that this variable cannot be modified throughout the code
- Has static storage duration

Example – images in final project

const unsigned char myimage[]

#### extern

- Extends visibility of variables and C functions
  - Mostly for variables, extern is implied for functions declared/included in .h
- Allows us to define a variable in 1 file, and set a value(s) to it in another file
  - Must be re-declared in the file of use as a global variable (only 1<sup>st</sup> time used)

### volatile

 Compiler cannot apply optimizations to the variable, or reorder access to the variable

Example – Bit banding

### static

- Permanent variables within their function scope
  - Unlike global variables, not known outside their function or file
- Static maintains its value between function calls
  - Tells compiler to make variable limited in scope while allowing it to persist throughout the life of the function

### static

- Stored to global memory vs stack
- Variable is only initialized the 1<sup>st</sup> the time the function is called, can not be changed until the next function call

- Example 1
- Example 2

### register

- Variable will be used frequently
- You as the programmer are trying to give a hint to the compiler (for optimization) to suggest this variable is important
  - Want the CPU to hold the variable in a register vs keep str/ld back to register

### wint\_t int\_t

- Allows the programmer to specify the width of the integer type
  - i.e. Number of bits needed in the variable
  - Use <stdinth>
  - $-Ex: uint_8 var = 0xFF;$
  - $-Ex: uint_16 var2 = 0xDEAF$
- Especially useful when designing hw/sw systems that send data back & forth

### **Image Processing**

In general and in embedded systems



- Processes real-time, graphical applications
- C++, C, Python and Java support
- Open source computer vision and machine learning software library

https://www.youtube.com/watch?v=o3LSOq6OC4I https://www.youtube.com/watch?v=bcswZLwhTUI